## **LAB 2**

## OBJECTIVE: To design and simulate a 2-input OR gate using VHDL, and verify its functionality using a testbench.

## TOOLS USED:

* VHDL (VHSIC Hardware Description Language)
* <https://www.edaplayground.com/> (for simulation)

**THEORY:**

The aim of this lab is to create a simple 2-input OR gate in VHDL and simulate it using a testbench. The design code describes the logic of the OR gate, and the testbench applies all possible input combinations to validate the behavior of the gate.

## VHDL CODE

**DESIGN:**

library ieee;

use ieee.std\_logic\_1164.all;

entity orgate is

port( a,b:in std\_logic;

c: out std\_logic);

end andgate;

architecture behavior of orgate is

begin

c <= a orb;

end behavior;

**TESTBENCH**

library ieee;

use ieee.std\_logic\_1164.all;

entity orgate\_tb is

---> no content

end orgate\_tb;

architecture test of orgate\_tb is

component orgate

port(a,b: in std\_logic;

c: out std\_logic);

end component;

signal ak,bk,ck: std\_logic;

begin

and\_gate: orgate port map(a=>ak, b=>bk, c=>ck);

process begin

ak <= '0';bk <= '0';wait for 1 ns;

ak <= '0';bk <= '1';wait for 1 ns;

ak <= '1';bk <= '0';wait for 1 ns;

ak <= '1';bk <= '1';wait for 1 ns;

assert false report "Completed successfully";

wait;

end process;

end test;

Output:

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAg8AAABTCAYAAAAY9uQHAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAAegSURBVHhe7d1BbBTXHcfx3/Ri4GCzpBFeoqIaFOolqGnBl+yhKpALJ6QUiap2Do33Yh+SWO6hF3yASw+hbnKwpWpNDiEoSFUkDqiX2Kl6WC7g0pZ4HSpw5CiMEQrL+oDhtN23+yY2bpzMK2vzZvz9SE+8NzNSFP5vZ/877z+8oFYnAACAmIKBgYFEJw9jfX/T4Plf2hHSZmxsXIODA3aENCG26UZ808vE9ge2DwAAEAvJAwAAcELyAAAAnJA8AAAAJ+kqmDzyT509UdJW01/K6+Phl/VJ4wSSanXR1atvf6TX9v1QpcFXdd4e+z59I+PKdzb7C1cGdPqDZl9a1FtnP9RPGhMmo8//8mu9O9U4wVzaAMuxXRmHOoe/b2Lrr5Wf3ZVxIr7Jl7KCyXmNnLinf9Qnq5mwg9fv6bWReXsOiWduCPUJe0w5LdhDcZhk4+eLvc05Mdir6s8+0ltHmuf6Rj5Ux3U7Xwbz6jjxifoaZ5hLG6td7w5HcRhQqVrSsbcX7bm1EdvkOH86ikWvPldJ+dftie9AfP2WnuTh9ZvqXHp++Yvlq+e11HnTTigk3tTLGq7fDIb/lLEH4ljUSz+qqPp1ux236+tqRbt/ar6Y5rWnM6PqV80z0nZVl/6jPeamxlx6hhb1XIdWxGwtxDaZHqhj68rYrIX4+i69NQ9T9cllu0BkYXGt5MPcnGx3NebShjG/KHd/2bvi8XR8xNZn8xoZG9fY2GXpyoolBgfE1y/pTR6OVFT/AQM8obO9YnurNX/xfivm0gYwa9jj2jNnni5931OHb0dsfbZbp+1Swu2ucZ2NsSy1GvH1S3qShw/2aWHrPUU1OXrhnrYu7ItdVIfkM8VVY2PR2qfRrs++zKjjuehGZW4yGc3/y3w57dbthfqN5YXmmebj1Bd12/ziZS5tuGgNe60nDsQ23Yhv8vC2Bbz2TcX2yth+48kq62Zl9ov/8yYGFdt+Wq7GN4+0Ly/f8OuWbvY+8QSC2CaPy9s0xDdZTGw33d4WyxM6Hq7/bj5db65dqN8sSjFvFkn+fzU21/Xz9esv6+P69XG/CDbX30+yrzfX8tldm4/Xp7fmAZvTdX5lpFHfyOXGn8Q2xfjsJgrJA1Ll/6nSh//MvxOAdOOzmywkDwAAwAnJAwAAcJKKgknly3YEAADWW+KTh9//4jP94e8v2REAAFhvLFsAAAAnQb0l+snD1fdy6nmTZQsAADYKyQOAZ+bgtYO2ByBJSB4APBMmcZg+NG1HAJKEmgcAAOCE5AEAADgheQAAAE5IHgAAgBOSBwAA4MSj5KFNkxcOqfZX03Ka7LGHAQCAV+InD0OTqtRqqkWtXLQnWqM4ekDZS9cUHDPtjrJnutTa/wIAAGiF+MnD6FFlgkBBo02o3J1v4Zd7h/LdDxXeskM9UljZofxJOwQAAN5wWrYolqMnD/3K2WPr47Hm7touAADwSuzkYXiqon5NLD95sMfXR5u6dtouAADwSuzkIZfdrgehTRmGupRt9lqkqtLsNmX32qG2KJu5r9JFOwQAAN6InTwU/jwlHX6nuWwxIk3P5tRfm2lZ3UNh6IbC49HbFrsUnppTwZ4DAAD+YGMsAM8EG2MByeVUMAkAAJCe5KFWo9FoSWrR5xZA4rBsAQAAnLBsAQAAnJA8AAAAJyxbIBFMZT7SiTcu0ovPbXqRPMBrvM6XYqZYMjC3IKQRn910Y9kCAAA4IXkAAABOSB4AAIATkgcAAOAkdvJQLNc0c84OAADApuXRk4c2TV6IdtXMabLHHgYAAF5xTB6KmqnV1NiWu9yqzbibiqMHlL10TcEx0+4oe6arZdt9AwCA1nFKHnK/zasUBAqCCZW7+1u4jNGhfPdDhbfsUI8UVnYof9IOAQCAN5ySh/L7+1Vo9AoqzUrZHw83Rq33WHN3bRcAAHjlqWoewi/O2l6rtalrp+0CAACvuC1bvGKrEIYm9avuBwr/3Rw+vapKs9uU3WuH2qJs5r5KF+0QAAB4w23ZQvlmseQfjyh8P6Ojo/ZECxSGbig8Hr1tsUvhqTm7RAIAAHwSO3ko5ALtz+1X0CiYrPffsCda5rGO/iZ626Kso1ftYQAA4JWnqnkAAACbT3qSB7O9Ly19LYot0mt1zGnpaFFskUpmM/1ER/fqezn1vFm2IwAAsN5YtgAAAE5IHgAAgBOWLeC9g9cO2h4AwAckD/CaSRymD03bEQDAByxbAAAAJyQPAADACckDAABwQvIAAACckDwAAAAnHiUPbZq8EO2qmdNkjz0MAAC84pQ8DE9V1NiS27aZc/ZECxRHDyh7KdpV846yZ7pUtOcAAIA/4icP52b0zuFQE3ZL7tZuy92hfPdDhbfsUI8UVnYof9IOAQCAN2InD8VXcnrw6YQKdry+Hmvuru0CAACveFow2aaunbYLAAC8Ejt5KFwpa/vh/nWqQ6iqNLtN2b12qC3KZu6rdNEOAQCAN+I/eXhjv373aVb961QwWRi6ofB49LbFLoWn5jZoiQQAALhgYyx4jY2xAMA/ntY8AAAAX6UneajVaGlsUWwBAN5IT/IQBLQUtsaShekDALzBsgUAAHAS1MxrEwAAADHx5AEAADiQ/gsIUnRnobLz5gAAAABJRU5ErkJggg==)

CONCLUSION:

The 2-input OR gate was successfully simulated. The output matched the expected truth table for all input combinations. The use of a simple testbench allowed for effective verification of the circuit behavior in a VHDL simulation environment.